# AON7200 30V N-Channel MOSFET ### **General Description** The AON7200 uses trench MOSFET technology that is uniquely optimized to provide the most efficient high frequency switching performance. Conduction and switching losses are minimized due to an extremely low combination of $R_{\text{DS(ON)}}$ and Crss. ## **Product Summary** $\begin{array}{lll} V_{DS} & 30V \\ I_{D} \; (at \; V_{GS} \! = \! 10V) & 40A \\ R_{DS(ON)} \; (at \; V_{GS} \! = \! 10V) & < 8m\Omega \\ R_{DS(ON)} \; (at \; V_{GS} \! = \! 4.5V) & < 11m\Omega \end{array}$ 100% UIS Tested 100% $R_g$ Tested Absolute Maximum Ratings T<sub>A</sub>=25℃ unless otherwise noted | Parameter | Symbol | Maximum | Units | |----------------------|----------|---------|-------| | Drain-Source Voltage | $V_{DS}$ | 30 | V | #### Electrical Characteristics (T<sub>J</sub>=25℃ unless otherwise noted) | Symbol | Parameter | Conditions | Min | Тур | Max | Units | | | | |---------------------------------|------------------------------------|--------------------------------------------------------|-----|------|------|-----------|--|--|--| | STATIC PARAMETERS | | | | | | | | | | | BV <sub>DSS</sub> | Drain-Source Breakdown Voltage | $I_D=250\mu A, V_{GS}=0V$ | 30 | | | V | | | | | I <sub>DSS</sub> | Zero Gate Voltage Drain Current | V <sub>DS</sub> =30V, V <sub>GS</sub> =0V | | | 1 | μA | | | | | | | T <sub>J</sub> =55℃ | | | 5 | μιτ | | | | | $I_{GSS}$ | Gate-Body leakage current | $V_{DS}$ =0V, $V_{GS}$ = ±20V | | | 100 | nA | | | | | $V_{GS(th)}$ | Gate Threshold Voltage | $V_{DS}=V_{GS} I_{D}=250\mu A$ | 1.3 | 1.85 | 2.4 | V | | | | | $I_{D(ON)}$ | On state drain current | $V_{GS}$ =10V, $V_{DS}$ =5V | 146 | | | Α | | | | | R <sub>DS(ON)</sub> Static Drai | | V <sub>GS</sub> =10V, I <sub>D</sub> =20A | | 6.7 | 8 | mΩ | | | | | | Static Drain-Source On-Resistance | T <sub>J</sub> =125℃ | | 9.2 | 11 | 11132 | | | | | | | $V_{GS}$ =4.5V, $I_D$ =15A | | 9 | 11 | $m\Omega$ | | | | | g <sub>FS</sub> | Forward Transconductance | $V_{DS}=5V$ , $I_{D}=20A$ | | 60 | | S | | | | | $V_{SD}$ | Diode Forward Voltage | I <sub>S</sub> =1A,V <sub>GS</sub> =0V | | 0.7 | 1 | V | | | | | Is | Maximum Body-Diode Continuous Curr | ent | | | 30 | Α | | | | | DYNAMIC | PARAMETERS | | | | | | | | | | C <sub>iss</sub> | Input Capacitance | | 870 | 1090 | 1300 | pF | | | | | Coss | Output Capacitance | $V_{GS}$ =0V, $V_{DS}$ =15V, f=1MHz | 340 | 490 | 640 | pF | | | | | C <sub>rss</sub> | Reverse Transfer Capacitance | | 22 | 38 | 53 | pF | | | | | $R_g$ | Gate resistance | V <sub>GS</sub> =0V, V <sub>DS</sub> =0V, f=1MHz | 0.4 | 0.9 | 1.4 | Ω | | | | | SWITCHI | NG PARAMETERS | | | | | | | | | | Q <sub>g</sub> (10V) | Total Gate Charge | | 12 | 16 | 20 | nC | | | | | Q <sub>g</sub> (4.5V) | Total Gate Charge | \\\\ 10\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | 5 | 7 | 9 | nC | | | | | $Q_{gs}$ | Gate Source Charge | $V_{GS}$ =10V, $V_{DS}$ =15V, $I_{D}$ =20A | 2 | 2.5 | 3 | nC | | | | | $Q_{gd}$ | Gate Drain Charge | 1 | 1.5 | 2.5 | 3.5 | nC | | | | | t <sub>D(on)</sub> | Turn-On DelayTime | | | 5 | | ns | | | | | t <sub>r</sub> | Turn-On Rise Time | $V_{GS}$ =10V, $V_{DS}$ =15V, $R_{L}$ =0.75 $\Omega$ , | | 2 | | ns | | | | | t <sub>D(off)</sub> | Turn-Off DelayTime | $R_{GEN}$ =3 $\Omega$ | | 16 | | ns | | | | | t <sub>f</sub> | Turn-Off Fall Time | ] | | 2 | | ns | | | | | t <sub>rr</sub> | Body Diode Reverse Recovery Time | I <sub>F</sub> =20A, dI/dt=500A/μs | 10 | 13 | 16 | ns | | | | | $Q_{rr}$ | Body Diode Reverse Recovery Charge | I <sub>F</sub> =20A, dI/dt=500A/μs | 20 | 25 | 30 | nC | | | | A. The value of $R_{\text{BJA}}$ is measured with the device mounted on $1\text{in}^2$ FR-4 board with 2oz. Copper, in a still air environment with $T_A$ =25° C. The Power dissipation $P_{\text{DSM}}$ is based on $R_{\text{BJA}}$ t $\leq$ 10s value and the maximum allowed junction temperature of 150° C. The value in any given application depends on the user's specific board design. - D. The $R_{\theta JA}$ is the sum of the thermal impedence from junction to case $R_{\theta JC}$ and case to ambient. - E. The static characteristics in Figures 1 to 6 are obtained using <300μs pulses, duty cycle 0.5% max. COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS ARE NOT AUTHORIZED. AOS DOES NOT ASSUME ANY LIABILITY ARISING OUT OF SUCH APPLICATIONS OR USES OF ITS PRODUCTS. AOS RESERVES THE RIGHT TO IMPROVE PRODUCT DESIGN, FUNCTIONS AND RELIABILITY WITHOUT NOTICE. B. The power dissipation $P_D$ is based on $T_{J(MAX)}$ =150° C, using junction-to-case thermal resistance, and is more useful in setting the upper dissipation limit for cases where additional heatsinking is used. C. Repetitive rating, pulse width limited by junction temperature $T_{J(MAX)}$ =150° C. Ratings are based on low frequency and duty cycles to keep initial $T_J$ =25° C. F. These curves are based on the junction-to-case thermal impedence which is measured with the device mounted to a large heatsink, assuming a maximum junction temperature of T<sub>J(MAX)</sub>=150° C. The SOA curve provides a single pulse rating. G. The maximum current rating is limited by bond-wires. H. These tests are performed with the device mounted on 1 in<sup>2</sup> FR-4 board with 2oz. Copper, in a still air environment with T<sub>A</sub>=25° C. #### TYPICAL ELECTRICAL AND THERMAL CHARACTERISTICS ## Gate Charge Test Circuit & Waveform Resistive Switching Test Circuit & Waveforms